[Home] [This version is outdated, a new version is here]
*Title...
*Search:...
*Read Me/FAQ/General Info...
*_IBM...
*ACC Micro...
*ALD...
*ALi...
*AMD . . . . . . . [no datasheets, some info]...
*Chips & Technologies...
*Contaq  . . . . . [no datasheets, some info]...
*Efar Microsystems [no datasheets, some info]...
*ETEQ...
*Faraday...
*Forex . . . . . . [List only, no datasheets found]...
*Intel...
**82395SX     Smart Cache                                     12/17/90
***Notes:...
**82396SX     Smart Cache                                     12/17/90...
**82485       Turbo Cache (and 485Turbocache)                      c90...
**82489DX       Advanced Programmable Interrupt Controller    10/12/92...
**82495DX/490DX DX CPU-Cache Chip Set                           <Sep91...
**82495XP/490XP Cache Controller / Cache RAM (for i860)       06/05/91...
**82496/491     Cache Controller / Cache RAM (for P5 Pentium) 03/22/93...
**82497/492   Cache Controller / Cache RAM (for P54 Pentium)    <Nov94...
**82498/493   Cache Controller / Cache RAM (for P54 Pentium)    <Nov94...
**
**Later chipsets (basic spec):
**440 series:...
**450NX  (?)            06/29/98:...
**?????  (Profusion)    c:99...
**800 series...
*Headland/G2...
*HMC (Hulon Microelectronics)...
*Logicstar...
*Motorola...
*OPTi...
**82C281/282     Cache Sx/AT         (386SX)                 <08/22/91
***Notes:...
***Info:...
***Configurations:...
***Features:
o   Flexible DRAM Banks Configuration
    - The 82C281/2 supports 256K, 1M, and 4M memory devices, total 
      main memory size can be up to 16MB. A total of 12 different 
      memory configurations are supported.
o   Page Mode Operation
    - Based on the memory configuration shown above [see datasheet], 
      the memory control unit inside the 820281/2 performs page mode 
      of operation with a varying block size of 1k, 2k, or 4k bytes 
      for 256k, 1M, or 4M DRAMs respectively.
o   System BIOS Shadow RAM
    - The 820281/2 memory control unit provides shadow RAM feature for 
      several areas of memory system BIOS, video BIOS, and adapter 
      BIOS.
o   Memory Remapping
    - If shadow RAM feature is not utilized for the memory area 
      between 0D0000H - 0EFFFFH, then memory remapping is possible. 
      The local DRAM areas, 0A0000H - 0BFFFFH and 0D0000H - 0EFFFFH, a 
      total of 256 KByte, are remapped to the top of total system 
      memory. The areas for 0F0000H-0FFFFFH (system BIOS) and 
      0C000H-0CFFFFH (Video BIOS) are reserved for shadow RAM purpose.
o   Flexible Multiplexed DRAM Address
o   Cache Control Subsystem
    - Direct-mapped posted write cache control function provides a low 
      cost alternative to enhance the system performance by up to 50%. 
      In order to simplify the design without increasing the system 
      cost or decreasing performance, the 82C281/2 has been designed 
      to support only non-pipeline mode for systems with cache memory.
      The 82C281/2 offers the following cache control features: 
      - Flexible  Cache Memory Size
        - 4MB Cacheabie main memory by using 16KB low cost SRAM.
        - 8MB Cacheable main memory by using 32KB low cost SRAM.
        - Cache 16MB main memory by using 64KB low cost SRAM.
        - Increase the cache size beyond 64KB up to 512KB
      - Cache Line Size 4 Byte
        - Burst mode memory prefetch is supported by the 82C281/2. 
          During cache read miss cycles, the memory control subsystem 
          will perform two consecutive read cycles to fetch 4 bytes 
          from main memory before terminating the cycle by sending 
          RDYO# signal to 3868X.
      - Non-Cacheable Area
        The non-cacheable areas are predefined as indicated below:
        - I/O address space
        - memory address between 0A0000H and 0FFFFFH.
        - any memory address beyond the current configured memory 
          size.
        - programmable non-cacheable memory area as defined by 
          82C281/2 internal registers.
      - 82C281 Posted Write Cache
        - The 820281 supports flexible direct-mapped cache with posted 
          write through update of main memory. By programming the 
          internal register, the post write control signals are 
          provided by the 820281 to support a one level write buffer. 
          With posted write, the CPU write cycles can be completed in 
          2 CPU T-States, thereby increasing system performance.
      - 820282 Write Through Cache
        - The 820282 supports a write-through cache system which 
          allows the designer to reduce system cost by eliminating two
          F244's and two F373‘s with only a slight reduction in system 
          performance (5-10%).
      - AT Bus Control
        - The 820281/2 AT bus control unit handles all of the AT bus 
          operations and the DMA/Refresh arbitration. The AT bus 
          control unit supports the following features:
          - Programmable AT Bus Clock - The AT bus clock, ATCLK. can 
            be programmed as CLK2/6, which is default, or CLK2/4.
          - Turbo Switch - The 820281/2 provides a turbo switch 
            feature that allows users to change the system clock
            speed. A programmable bit will enable or disable this 
            turbo function. When the turbo function is enabled by 
            setting reg[14H], bit[1] to 1, the 82C281/2 turbo pin 
            then determines the system clock speed. A low on the 
            turbo pin forces the CPU to run at the current AT bus 
            speed which IS CLK2/6 or CLK2/4.



**82C283         386SX System Controller                          c:91...
**82C291         SXWB PC/AT Chipset  (386SX)                      c:91...
**82C295         SLCWB PC/AT Chipset (386SX)                         ?...
**82C381/382     HiD/386             (386DX)                      c:89...
**82C391/392     386WB PC/AT Chipset (386DX)                    <Dec90...
**82C461/462     Notebook PC/AT chipset [no datasheet]               ?...
**82c463         SCNB Single Ship Notebook                        c:92...
**82c465MV/A/B   Single-Chip Mixed Voltage Notebook Solution    <Oct97...
**82C481?/482?   HiP/486 & HiB/486 [no datasheet]                Oct89...
**82C491/392     486WB PC/AT Chipset                         <04/21/91...
**82C493/392     486SXWB                                     <10/21/91...
**82C495SX/392SX LCWB PC/AT chipset [no datasheet]                   ?...
**82C495SLC      DXSLC 386/486 Low Cost Write Back                c:92...
**82C495XLC      PC/AT Chip Set                                   c:93...
**82c496A/B      DXBB PC/AT Chipset                             <Mar92...
**82C496/7       DXBB PC/AT Chipset (Cached)                 <01/16/92...
**82C498         DXWB PC/AT chipset [no datasheet]                   ?...
**82C499         DXSC DX System Controller                        c:93...
**82C546/547     Python PTM3V                                     c:94...
**82C556/7/8     Viper [no datasheet]                                ?...
**82C556/7/8N    Viper-N  Viper Notebook Chipset             <05/25/95...
**82C556M/7M/8E  Viper-N+ Viper Notebook Chipset                  c:96...
**82C566/7/8     Viper-Max Chipset Scalable MultiMedia PC Solution   ?...
**82C571/572     486/Pentium                                      c:93...
**82C576/7/8     Viper Xpress  [no datasheet]                        ?...
**82C576/8/9     Viper XPress+ [no datasheet, some info]     <01/16/97...
**82C596/597     PTMAWB Pentium Adaptive Write-back (Cobra)       c:93...
**82C650/1/2     Discovery (Pentium Pro) [no datasheet]              ?...
**82C681/2/6/7   386/486WB EISA                                   c:92...
**82C683         386/486AWB EISA [no datasheet]                      ?...
**82C693/6/7     Pentium uP Write Back Cache EISA                 c:93...
**82C700         FireStar                                         c:97...
**82C701         FireStar Plus                                    c:97...
**82C750         Vendetta      [no datasheet]                        ?...
**82c801         SCWB2 DX Single Chip Solution                    c:92...
**82C802         SCWB2 PC/AT Single Chip [no datasheet]              ?...
**82C802G/GP     System/Power Management Controller (cached)      c:93...
**82C895         System/Power Management Controller (cached)   c:Sep94...
**82C898         System/Power Management Controller (non-cache)c:Nov94...
**
**Support Chips:
**82C601/2       Buffer Devices                                 <Nov94...
**82C822         PCIB (VLB-to-PCI bridge)                         c:94...
**Other:...
*PC CHIPS/Amptron/Atrend/ECS/Elpina/etc...
*SIS...
*Symphony...
*TI (Texas Instruments)...
*UMC...
*Unresearched:...
*VIA...
**SL9025   Address Controller                                   <Jan90
***Info:
The SL9025 Address Controller is a member of VIA's FlexSet family that
efficiently integrates the PC/ AT system logic.

The  SL9025 is  part of  the Core  AT Logic  chips that  implement the
system logic common to 80286, 80386SX, 80386DX and 80486-based PC / AT
designs.  It supports up  to 25  MHz performance.  In addition  to the
SL9025,  the  Core  AT  Logic  chips consists  of  the  SL9011  System
Controller,  the   SL9020  Data  Controller,   the  SL9030  Integrated
Peripheral Controller and the  9X5X Memory Controller.  

It  is designed  using advanced  1.5 micron,  double layer  metal CMOS
process and is offered in  a 100 pin plastic flatpack package.  

SL9025 is a  general purpose address controller for PC/  AT. It can be
used  with 16  or 32  bit CPUs  including 80286,  80386SX,  80386DX or
80486. The device includes all necessary latches, buffers, and drivers
for  CPU  Address  Bus  (A-Bus),  System  Address  Bus  (SA-Bus),  and
Peripheral  Address Bus  (XA-Bus).  In  addition, Port-B,  NMI, Parity
Latch and I/O Decode Logic as well as Refresh for 256K, IM or 4M DRAMs
is provided.  Optional XD  to XA transfer  latches are  also provided.

High  drive  buffers  (12mA-24mA)  are  provided  for  full  PC  /  AT
compatibility.

***Versions:...
***Features:...
**SL9030   Integrated Peripheral Controller                     <Jan90...
**SL9090/A Universal PC/AT Clock Chip                           <oct88...
**SL9095   Power  Management Unit                                    ?...
**SL9151   80286 Page Interleave Memory Controller (16-25MHz)        ?...
**SL9250   80386SX Page Mode Memory Controller (16/20MHz 8MB)        ?...
**SL9251   80386SX Page Interleave Memory Controller         <04/13/90...
**SL9252   80386SX System and Memory Controller              <06/12/90...
**SL9350   80386DX Page Mode Memory Controller (16-25MHz 16MB)       ?...
**SL9351   80386DX Page Interleave Memory Controller (33MHz)         ?...
**SL9352   80386DX System and Memory Controller              <06/12/90...
**SLXXXX   Other chips...
**
**VT82C470     "Jupiter", Chip Set (w/o cache) 386 [no datasheet]    ?
**VT82C475     "Jupiter", Chip Set (w/cache) 386   [no datasheet]    ?
**VT82C486/2/3 "GMC chipset"            [no datasheet, some info]    ?...
**VT82C495/480 "Venus" Chip Set                    [no datasheet]    ?
**VT82C495/491 ? EISA Chip Set          [no datasheet, some info]  <93...
**VT82C496G    Pluto, Green PC 80486 PCI/VL/ISA System       <05/30/94...
**VT82C530MV   3.3V Pentium chipset [no datasheet, some info]<05/30/94...
**VT82C570M    Apollo Master, Green Pentium/P54C             <06/22/95...
**VT82C580VP   Apollo VP,  Pentium/M1/K5 PCI/ISA System      <02/15/96...
**VT82C580VPX  Apollo VPX, VPX/97, Pentium with 66/75MHz Bus <01/09/97...
**VT82C590     Apollo VP2, VP2/97, Single-Chip Pentium 66MHz <01/10/97...
**VT82C597/AT  Apollo VP3, Single-Chip for Pentium with AGP  <10/03/97...
**VT82C598MVP  Apollo MVP3,Single-Chip 66/75/83/100MHz & AGP <09/22/97...
**VT8501       Apollo MVP4,Single-Chip 66-100MHz & AGP       <11/04/98...
**VT82C680     Apollo P6, Pentium-Pro Chip Set               <08/30/96...
**Support chips:
**VT82C505     Pentium/486 VL to PCI Bridge                  <05/30/94...
**VT82C586/A/B PCI Integrated Peripheral Controller          <10/13/96...
**VT82C596/A   Mobile PCI Integrated Peripheral Controller   <11/05/97...
**VT82C686A/B  PCI Super-I/O Integrated Peripheral Ctrl.     <02/10/98...
**Later P-Pro/II/III/Celeron...
**Later AMD...
**Other...
*VLSI...
*Western Digital...
*Winbond...
*ZyMOS...
*General Sources:...

(c) Copyright mR_Slugs Warehouse - All rights Reserved