[Home] [This version is outdated, a new version is here]
*Title...
*Search:...
*Read Me/FAQ/General Info...
*_IBM...
*ACC Micro...
*ALD...
*ALi...
*AMD . . . . . . . [no datasheets, some info]...
*Chips & Technologies...
*Contaq . . . . . [no datasheets, some info]...
*Efar Microsystems [no datasheets, some info]...
*ETEQ...
*Faraday...
*Forex . . . . . . [List only, no datasheets found]...
*Intel...
**440 series:
***440FX (Natoma) 05/06/96...
***440LX (Balboa) 08/27/97...
***440BX (Seattle) c:Apr'98...
***440DX (?) c:?...
***440EX (?) c:Apr'98...
***440GX (Marlinespike) 06/29/98...
***440ZX & 440ZX-66 (?) 01/04/99...
***440ZX-M (?) 05/17/99...
***440MX (Banister) 05/17/99...
**450NX (?) 06/29/98:...
**????? (Profusion) c:99...
**800 series...
*Headland/G2...
*HMC (Hulon Microelectronics)...
*Logicstar...
*Motorola...
*OPTi...
**82C556/7/8N Viper-N Viper Notebook Chipset <05/25/95
***Notes:...
***Info:
The OPTi Viper (820556/557/558N) Notebook Chipset provides a highly
integrated solution for fully compatible, high performance PC/AT
platforms based on Intel's 3.3V Pentium Processor, Cyrix's M1 Proce-
ssor, and AMD's K5 Processor. The chipset provides 64-bit core logic,
integrated PCI and VL support, and Sophisticated power management
features. This highly integrated approach supplies the foundation for
a cost effective platform without compromising performance. Its feat-
ure set furnishes an array of control and status monitoring options
that are accessed through a simple and straightforward interface. All
major BIOS vendors provide extensive software hooks that allow system
designers to integrate their own special features with minimal effort.
The Viper Notebook Chipset is comprised of three chips:
o 82C556 Data Buffer Controller (DBC),
o 82C557 System Controller (SYSC),
o 82C558N Integrated Peripherals Controller (IPC)
82C556 Data Buffer Controller (BBC)
The 82C556 DBC performs the task of buffering the CPU to the DRAM
memory data path. It also performs parity checking.
o CPU to memory data buffer
o CPU to local bus buffer
o Memory to local bus buffer
o 176-pin TQFP or 160-pin PQFP
82C557 System Controller (SYSC)
The 82C557 SYSC provides the control functions for the host CPU
interface, the 64-bit Level-2 (L2) cache. the 64-bit DRAM bus. the VL
bus interface, and the PCI interface. The SYSC also controls the data
flow between the CPU bus, the DRAM bus, the local buses, and the
8/16-bit ISA bus. The SYSC interprets and translates cycles from the
CPU. PCI bus master. ISA master, and DMA to the host memory, local bus
slave, PCI bus slave, or ISA bus devices.
o 3.3V CPU interface
o DRAM controller
o L2 cache controller
o L1 cache controller
o PCI interface
o Arbitration logic
o Data bus buffer control (memory data bus to and from host data bus)
o VL bus interface
o 208-pin PQFP or TQFP
82C558N Integrated Peripherals Controller (IPC)
The 820558N Integrated Peripherals Controller (IPC) contains the ISA
bus controller and includes an 820206, RTC interface, DMA controller,
PCI arbitration logic. and a sophisticated system power management
unit. It also includes buffers and steering control for the 32-bit PCI
interface.
o ISA bus controller
o Integrated 82C206 IPC
o CPU thermal management functions
o System power management functions
o PCI local bus interface
o Keyboard emulation of A20M# and CPU warm reset
o Port B and Port 92h Register
o 208-pin PQFP or TQFP
***Configurations:...
***Features:...
**82C556M/7M/8E Viper-N+ Viper Notebook Chipset c:96...
**82C566/7/8 Viper-Max Chipset Scalable MultiMedia PC Solution ?...
**82C571/572 486/Pentium c:93...
**82C576/7/8 Viper Xpress [no datasheet] ?...
**82C576/8/9 Viper XPress+ [no datasheet, some info] <01/16/97...
**82C596/597 PTMAWB Pentium Adaptive Write-back (Cobra) c:93...
**82C650/1/2 Discovery (Pentium Pro) [no datasheet] ?...
**82C681/2/6/7 386/486WB EISA c:92...
**82C683 386/486AWB EISA [no datasheet] ?...
**82C693/6/7 Pentium uP Write Back Cache EISA c:93...
**82C700 FireStar c:97...
**82C701 FireStar Plus c:97...
**82C750 Vendetta [no datasheet] ?...
**82c801 SCWB2 DX Single Chip Solution c:92...
**82C802 SCWB2 PC/AT Single Chip [no datasheet] ?...
**82C802G/GP System/Power Management Controller (cached) c:93...
**82C895 System/Power Management Controller (cached) c:Sep94...
**82C898 System/Power Management Controller (non-cache)c:Nov94...
**
**Support Chips:
**82C601/2 Buffer Devices <Nov94...
**82C822 PCIB (VLB-to-PCI bridge) c:94...
**Other:...
*PC CHIPS/Amptron/Atrend/ECS/Elpina/etc...
*SIS...
*Symphony...
*TI (Texas Instruments)...
*UMC...
*Unresearched:...
*VIA...
*VLSI...
*Western Digital...
*Winbond...
**W83877TF/TG/TD WINBOND I/O (Multi I/O) c97
***Info:...
***Versions:...
***Features:
General
o Plug & Play 1.0A Compliant
o Support 8 IRQs (ISA), or 15 IRQs (Serial IRQ), 3 DMA channels, and
480 re-locatable address
o Capable of ISA Bus IRQ Sharing
o Compliant with Microsoft PC97 Hardware Design Guide
o Support DPM (Device Power Management), ACPI
o Report ACPI status interrupt by SCI signal from SCI pin, serial IRQ
IRQSER pin, or IRQ A~H pins
o Single 24MHz/48MHZ clock input
FDC
o Compatible with IBM PC AT disk drive systems
o Variable write pre-compensation with track selectable capability
o DMA enable logic
o Support floppy disk drives and tape drives
o Detects all overrun and underrun conditions
o Built-in address mark detection circuit to simplify the read
electronics
o FDD anti-virus functions with software write protect and FDD write
enable signal (write data signal was forced to be inactive)
o Support up to four 3.5-inch or 5.25-inch floppy disk drives
o Completely compatible with industry standard 82077
o 360K/720K/1.2M/1.44M/2.88M format; 250K, 300K, 500K, 1M, 2M bps
data transfer rate
o Supports vertical recording format
o Support 3-mode FDD, and its Win95 driver
o 16-byte data FIFOs
UART
o Two high-speed 16550 compatible UARTs with 16-byte send/receive
FIFOs
o MIDI compatible
o Fully programmable serial-interface characteristics:
- 5, 6, 7 or 8-bit characters
- Even, odd or no parity bit generation/detection
- 1, 1.5 or 2 stop bits generation
o Internal diagnostic capabilities:
- Loop-back controls for communications link fault isolation
- Break, parity, overrun, framing error simulation
o Programmable baud generator allows division of 1.8461 Mhz and
24 Mhz by 1 to (2^16-1)
o Maximum baud rate up to 921k bps for 14.769 Mhz and 1.5M bps
for 24 Mhz
Infrared
o Support IrDA version 1.0 SIR protocol with maximum baud rate up to
115.2K bps
o Support SHARP ASK-IR protocol with maximum baud rate up to 57,600
bps
Parallel Port
o Compatible with IBM parallel port
o Support PS/2 compatible bi-directional parallel port
o Support Enhanced Parallel Port (EPP)
− Compatible with IEEE 1284 specification
o Support Extended Capabilities Port (ECP)
− Compatible with IEEE 1284 specification
o Extension FDD mode supports disk drive B; and Extension 2FDD mode
supports disk drives A and B through parallel port
o Enhanced printer port back-drive current protection
Others:
o Programmable configuration settings
o Immediate or automatic power-down mode for the power management
o All hardware power-on settings have internal pull-up or pull-down
resistors as default value
o Dedicated Infrared Communication Pins
Package
o 100-pin QFP (W83877TF/TG), and also 100-pin LQFP (W83877TD/TG)
**W83977F/G/AF/AG WINBOND I/O (Multi I/O) c97...
**W83977TF WINBOND I/O (Multi I/O) c97...
**W83977EF WINBOND I/O (Multi I/O) <98...
**W83977ATF WINBOND I/O (Multi I/O) <98...
**
**Disk Controller:
**W83759/A/F/AF Advanced VL-IDE Disk Controller <96...
**W83769 Local Bus IDE Solution <94...
**
**UARTS:
**W86C250A UART (equivalent of INS8C250A) [no datasheet]
**W86C450/P Universal Asynchronous Receiver/Transmitter <Jul89...
**W86C451 I/O controller for IBM PC/AT/XT <Jul89...
**W86C452 I/O controller for IBM PC/AT Jul89...
**W86C456 I/O controller [no datasheet] ?
**W860551/P UART with FIFO and Printer Port Controller <94...
**
**Other:...
*ZyMOS...
*General Sources:...
(c) Copyright mR_Slugs Warehouse - All rights Reserved