[Home] [This version is outdated, a new version is here]
*Title...
*Search:...
*Read Me/FAQ/General Info...
*_IBM...
*ACC Micro...
*ALD...
*ALi...
*AMD . . . . . . . [no datasheets, some info]...
*Chips & Technologies...
*Contaq  . . . . . [no datasheets, some info]...
*Efar Microsystems [no datasheets, some info]...
*ETEQ...
*Faraday...
*Forex . . . . . . [List only, no datasheets found]...
*Intel...
**82497/492   Cache Controller / Cache RAM (for P54 Pentium)    <Nov94
***Notes:...
***Info:...
***Configurations:...
***Features:...
**82498/493   Cache Controller / Cache RAM (for P54 Pentium)    <Nov94...
**
**Later chipsets (basic spec):
**440 series:...
**450NX  (?)            06/29/98:...
**?????  (Profusion)    c:99...
**800 series...
*Headland/G2...
*HMC (Hulon Microelectronics)...
*Logicstar...
*Motorola...
*OPTi...
**82c465MV/A/B   Single-Chip Mixed Voltage Notebook Solution    <Oct97
***Info:
Overview 
The OPTi 82C465MV chipset is  a highly integrated ASIC that implements
32-bit ISA-compatible core logic,  along with power management and CPU
thermal management  hardware,   in a single  device.  Its  feature set
provides  an  array of  control  and  status monitoring  options,  all
accessed through  a simple  and straightforward interface.   All major
BIOS vendors provide  power management modules that  are optimized for
the OPTi power management unit  and provide extensive software "hooks"
that allow  system designers to  integrate their own  special features
with minimal effort.

The 82C465MV requires very little board space, implemented as a single
208-pin PQFP package  in 0.6 micron (465MVB) CMOS  technology.  It can
be  used in  conjunction  with  a 100-pin  buffer  chip to  completely
implement all the functions available on a typical desktop system.

Upgrade Comparison 
The 82C465MV chipset has been  replaced by the 82C465MVA and 82C465MVB
derivatives. The  following lists show  the improvements made  in each
chip.

Note:  This document  covers the  82C465MV, 82C465MVA,  and 82C465MVB.
Features  that apply  only  to  the 82C465MVB  are  marked MVB,  while
features that apply to both the 82C465MVA and the 82C465MVB are marked
MVA. Unmarked features apply to all three.

***Configurations:...
***Features:...
**82C481?/482?   HiP/486 & HiB/486 [no datasheet]                Oct89...
**82C491/392     486WB PC/AT Chipset                         <04/21/91...
**82C493/392     486SXWB                                     <10/21/91...
**82C495SX/392SX LCWB PC/AT chipset [no datasheet]                   ?...
**82C495SLC      DXSLC 386/486 Low Cost Write Back                c:92...
**82C495XLC      PC/AT Chip Set                                   c:93...
**82c496A/B      DXBB PC/AT Chipset                             <Mar92...
**82C496/7       DXBB PC/AT Chipset (Cached)                 <01/16/92...
**82C498         DXWB PC/AT chipset [no datasheet]                   ?...
**82C499         DXSC DX System Controller                        c:93...
**82C546/547     Python PTM3V                                     c:94...
**82C556/7/8     Viper [no datasheet]                                ?...
**82C556/7/8N    Viper-N  Viper Notebook Chipset             <05/25/95...
**82C556M/7M/8E  Viper-N+ Viper Notebook Chipset                  c:96...
**82C566/7/8     Viper-Max Chipset Scalable MultiMedia PC Solution   ?...
**82C571/572     486/Pentium                                      c:93...
**82C576/7/8     Viper Xpress  [no datasheet]                        ?...
**82C576/8/9     Viper XPress+ [no datasheet, some info]     <01/16/97...
**82C596/597     PTMAWB Pentium Adaptive Write-back (Cobra)       c:93...
**82C650/1/2     Discovery (Pentium Pro) [no datasheet]              ?...
**82C681/2/6/7   386/486WB EISA                                   c:92...
**82C683         386/486AWB EISA [no datasheet]                      ?...
**82C693/6/7     Pentium uP Write Back Cache EISA                 c:93...
**82C700         FireStar                                         c:97...
**82C701         FireStar Plus                                    c:97...
**82C750         Vendetta      [no datasheet]                        ?...
**82c801         SCWB2 DX Single Chip Solution                    c:92...
**82C802         SCWB2 PC/AT Single Chip [no datasheet]              ?...
**82C802G/GP     System/Power Management Controller (cached)      c:93...
**82C895         System/Power Management Controller (cached)   c:Sep94...
**82C898         System/Power Management Controller (non-cache)c:Nov94...
**
**Support Chips:
**82C601/2       Buffer Devices                                 <Nov94...
**82C822         PCIB (VLB-to-PCI bridge)                         c:94...
**Other:...
*PC CHIPS/Amptron/Atrend/ECS/Elpina/etc...
*SIS...
*Symphony...
*TI (Texas Instruments)...
*UMC...
*Unresearched:...
*VIA...
*VLSI...
*Western Digital...
**WD76C30x   Perip. Ctrl, Interrupt Multiplex, and Clock Gen <11/18/91
***Notes:...
***Info:
GENERAL
The WD76C30/LV device provides three  functional groups.  It is a Per-
ipheral Controller, Interrupt Multiplexer, and Clock Generator.

The  low power  CMOS  WD76C30/LV  is a  single  device solution  which
provides  interrupt multiplexing logic,  clock generation,  two serial
ports, and one bidirectional parallel port.

Interrupt  multiplexing logic interfaces  the PC/AT  interrupt request
lines with the WD76C10 Single Chip AT Controller.

Integrated clock generation circuitry uses  the 48 MHz input signal to
generate the 1.8462, 3.072, and 8.0 MHz clocks used internally for the
two serial  ports, a 9.6 MHz  Signal used for  the keyboard controller
and  floppy controller,  a programmable  duty/frequency clock  for the
80287 coprocessor, and  a 16 MHz clock for  driving the WD76C10 Single
Chip AT Controller, and floppy controller.

For low power implementations  such as laptops, oscillator disable and
sleep modes are available to power down unused logic.

The bidirectional  parallel port is software configurable  as either a
PC/AT or a PS/2 compatible port. The parallel port data lines and open
drain printer signals have high current drive capabilities.

Each ACE is  programmable as either a WD16C550  or WD16C450 compatible
device. Each WD16C550 configured ACE  is capable of buffering up to 16
bytes  of  data  upon   reception,  relieving  the  CPU  of  interrupt
overhead.  Buffering  of data  also  allows  greater  latency time  in
interrupt servicing which is vital in a multitasking environment. Each
ACE has a maximum recommended data rate of 512 Kbaud.

WD76C30/LV DIFFERENCES
Both the  WD76C30 and WD76C30LV  operate with two power  supplies. The
WD76C30 logic  is powered  by a 5.0  volt supply, while  the WD76C30LV
logic is powered  by a 3.3 volt supply.  The  parallel and serial port
interfaces are only supported by the WD76C30.

PERIPHERAL CONTROLLER
The peripheral controller is  functionally equivalent to the WD16C452/
552. The  mode of operation of  the serial ports and  parallel port is
selectable  via  the  Mode  Select  Register.   Each  serial  port  is
configurable as either a FIFO  enhanced ACE (WD16C550 compatible) or a
standard ACE (WD16C450). The parallel port is configurable as either a
PS/2 bidirectional parallel port  or a PC/AT compatible parallel port.
A detailed description of the  Mode Selection Register is described in
the parallel port section.

***Versions:...
***Features:...
**WD7615     Desktop Buffer Manager                          <04/15/92...
**WD7625     Desktop Buffer Manager                          <10/01/92...
**WD8120LV   Super I/O [no datasheet]                                ?
**Other Chips:...
*Winbond...
*ZyMOS...
*General Sources:...

(c) Copyright mR_Slugs Warehouse - All rights Reserved