[Home] [This version is outdated, a new version is here]
*Title...
*Search:...
*Read Me/FAQ/General Info...
*_IBM...
*ACC Micro...
*ALD...
*ALi...
*AMD . . . . . . . [no datasheets, some info]...
*Chips & Technologies...
*Contaq  . . . . . [no datasheets, some info]...
*Efar Microsystems [no datasheets, some info]...
*ETEQ...
*Faraday...
*Forex . . . . . . [List only, no datasheets found]...
*Intel...
**800 series
***810         (Whitney)       04/26/99...
***810L        (Whitney)       04/26/99...
***810-DC100   (Whitney)       04/26/99...
***810e        (Whitney)       09/27/99...
***810e2       (Whitney)       01/03/01...
***815         (Solano)        06/19/00...
***815e        (Solano-2)      06/19/00...
***815em       (Solano-?)      10/23/00...
***815ep       (Solano-3)      c:Nov'00...
***815p        (Solano-3)      c:Mar'01...
***815g        (Solano-3)      c:Sep'01...
***815eg       (Solano-3)      c:Sep'01...
***820         (Camino)        11/15/99...
***820e        (Camino-2)      06/05/00...
***830M        (Almador)       07/30/01...
***830MP       (Almador)       07/30/01...
***830MG       (Almador)       07/30/01...
***840         (Carmel)        10/25/99...
***845         (Brookdale)     09/10/01...
***845MP       (Brookdale-M)   03/04/02...
***845MZ       (Brookdale-M)   03/04/02...
***845E        (Brookdale-E)   05/20/02...
***845G        (Brookdale-G)   05/20/02...
***845GL       (Brookdale-GL)  05/20/02...
***845GE       (Brookdale-GE)  10/07/02...
***845PE       (Brookdale-PE)  10/07/02...
***845GV       (Brookdale-GV)  10/07/02...
***848P        (Breeds Hill)   c:Aug'03...
***850         (Tehama)        11/20/00...
***850E        (Tehama-E)      05/06/02...
***852GM       (Montara-GM)    01/14/03...
***852GMV      (Montara-GM)    ???...
***852PM       (Montara-GM)    06/11/03...
***852GME      (Montara-GM)    06/11/03...
***854         (?)             04/11/05...
***855GM       (Montara-GM)    03/12/03...
***855GME      (Montara-GM)    03/12/03...
***855PM       (Odem)          03/12/03...
***860         (Colusa)        05/21/01...
***865G        (Springdale)    05/21/03...
***865PE       (Springdale-PE) 05/21/03...
***865P        (Springdale-P)  05/21/03...
***865GV       (Springdale-GV) c:Sep'03...
***875P        (Canterwood)    04/14/03...
*Headland/G2...
*HMC (Hulon Microelectronics)...
*Logicstar...
*Motorola...
*OPTi...
**82C546/547     Python PTM3V                                     c:94
***Notes:...
***Info:
The  OPTi Python  Chipset provides  a highly  integrated  solution for
fully  compatible, high-performance  PC/AT  platforms. Together,  with
OPTi's  82C206 Integrated  Peripheral Controller  (IPC),  this chipset
will  support the  Pentium processor  in the  most cost  effective and
feature-rich designs available  today. This highly integrated approach
provides  the  foundation  for   a  cost  effective  platform  without
compromising performance. The OPTi  Python Chipset supplies a powerful
solution  positioned  to  deliver  value without  neglecting  quality,
compatibility, or reliability.

The  Python Chipset  is  comprised  of two  chips,  the 82C547  System
Controller (SYSC) and  the 82C546 AT Bus Controller  (ATC). A complete
Pentium  processor solution  consists of  the Python  Chipset  and the
82C206 Integrated Peripheral Controller (IPC).

82C546 (ATC) AT Bus Controller
The 82C546  ATC integrates the AT  bus interface and  data buffers for
transfers between the  CPU data bus, local data bus  and the DRAM data
bus. It also provides the ISA to local bus command translation.

o 208-pin PQFP
o Data bus buffer (host data to memory data)
o Data bus buffer control (ISA to memory)
o Parity generation and detection circuitry
o Keyboard controller chip select
o Local bus interface (ISA to local bus command translation)

82C547 (SYSC) System Controller
The  82C547 SYSC  provides  the  control functions  for  the host  CPU
interface, the  32-bit local  bus interface, the  64-bit Level  2 (12)
cache and  the 64-bit DRAM bus.  The SYSC also controls  the data flow
between the CPU bus, the DRAM bus, the local bus, and the 8/16-bit ISA
bus.

o 160-pin PQFP
o Pentium CPU interface
o DRAM controller
o L2 cache controller
o Ll cache controller
o Local bus interface
o Reset generation
o Arbitration logic
o Data bus buffer control (memory data to/from host data)
o Extended DMA page register
o Keyboard emulation of A20M# and CPU warm reset
o Port B and Port 92h Register

82C206 (IPC) Integrated Peripherals Controller
The 82C206  IPC provides two  DMA controllers, two  interrupt control-
lers, one timer/counter, and a real-time clock in an industry standard
single-chip  solution  for  the  peripherals  attached  to  the  PC/AT
peripheral bus.

o 84-pin PLCC or 100-pin PQFP
o Supports four DMA transfer modes
o Special Commands provided for ease of programming

Support Chips
The  82C606A and 82C606B  are two  buffer/translation devices  used to
translate  3.3V signals to  5.0V signal  levels in  Python motherboard
solutions. These devices buffer the CPU  address bus to the ISA and VL
address buses, the  82C546 ATC's memory data bus to  the ISA data bus,
the peripheral  XD bus  to the ISA  SA and  SD buses. The  82C606A and
82C606B integrate  a number of  glue logic TTL  devices (approximately
eleven), hence  reducing the  amount of TTL  on the  motherboard.  The
82C606A  and 82C606B  devices are  actually the  same device  with two
strapping options. Pulling the CONFI/2#  pin high causes the device to
function in the 82C606A Mode.  Pulling the CONFII2# pin low configures
the device to function in the 82C606B Mode of operation.

o 100-pin PQFP
o Mixed voltage to support 3.3V to 5.0V signal translation
o Two devices replace approximately eleven TTL devices

***Configurations:...
***Features:...
**82C556/7/8     Viper [no datasheet]                                ?...
**82C556/7/8N    Viper-N  Viper Notebook Chipset             <05/25/95...
**82C556M/7M/8E  Viper-N+ Viper Notebook Chipset                  c:96...
**82C566/7/8     Viper-Max Chipset Scalable MultiMedia PC Solution   ?...
**82C571/572     486/Pentium                                      c:93...
**82C576/7/8     Viper Xpress  [no datasheet]                        ?...
**82C576/8/9     Viper XPress+ [no datasheet, some info]     <01/16/97...
**82C596/597     PTMAWB Pentium Adaptive Write-back (Cobra)       c:93...
**82C650/1/2     Discovery (Pentium Pro) [no datasheet]              ?...
**82C681/2/6/7   386/486WB EISA                                   c:92...
**82C683         386/486AWB EISA [no datasheet]                      ?...
**82C693/6/7     Pentium uP Write Back Cache EISA                 c:93...
**82C700         FireStar                                         c:97...
**82C701         FireStar Plus                                    c:97...
**82C750         Vendetta      [no datasheet]                        ?...
**82c801         SCWB2 DX Single Chip Solution                    c:92...
**82C802         SCWB2 PC/AT Single Chip [no datasheet]              ?...
**82C802G/GP     System/Power Management Controller (cached)      c:93...
**82C895         System/Power Management Controller (cached)   c:Sep94...
**82C898         System/Power Management Controller (non-cache)c:Nov94...
**
**Support Chips:
**82C601/2       Buffer Devices                                 <Nov94...
**82C822         PCIB (VLB-to-PCI bridge)                         c:94...
**Other:...
*PC CHIPS/Amptron/Atrend/ECS/Elpina/etc...
*SIS...
*Symphony...
*TI (Texas Instruments)...
*UMC...
*Unresearched:...
*VIA...
**VT82C586/A/B PCI Integrated Peripheral Controller          <10/13/96
***Info:
The VT82C586A  PIPC (PCI Integrated  Peripheral Controller) is  a high
integration,  high  performance  and  high compatibility  device  that
supports Intel and non-Intel based processor to PCI bus bridge to make
a complete  Microsoft PC97 compliant  PCI/ISA system.  In  addition to
complete  ISA  extension  bus  functionality, the  VT82C586A  includes
standard intelligent peripheral controllers:

a) Master  mode enhanced IDE  controller with dual channel  DMA engine
and  interlaced dual  channel commands.   Dedicated FIFO  coupled with
scatter  and  gather master  mode  operation  allows high  performance
transfers between  PCI and IDE  devices.  In addition to  standard PIO
and  DMA mode  operation,  the VT82C586A  also  supports the  emerging
UltraDMA-33  standard to  allow  reliable data  transfer  rates up  to
33MB/sec  throughput.   The  IDE  controller  is  SFF-8038i  v1.0  and
Microsoft Windows-95 compliant.

b) Universal Serial Bus controller  that is USB v1.0 and Universal HCI
v1.1 compliant.  The VT82C586A includes the root hub with two function
ports with integrated physical layer transceivers.  The USB controller
allows hot  plug and play  and isochronous peripherals to  be inserted
into the  system with universal  driver support.  The  controller also
implements legacy  keyboard and mouse support so  that legacy software
can run transparently in a non-USB-aware operating system environment.

c)  Keyboard controller with PS2 mouse support.

d) Real  Time Clock with 128  byte extended CMOS.  In  addition to the
standard ISA  RTC functionality, the integrated RTC  also includes the
date alarm and other  enhancements for compatibility with the emerging
ACPI standard.

e)  Notebook-class  power  management  functionality  including  event
monitoring, CPU clock throttling (Intel processor protocol), power and
leakage control, hardware-  and software-based event handling, general
purpose  IO,  chip select  and  external  SMI.   The power  management
function supports legacy APM v1.2.

f) Plug and  Play controller that allows complete  steerability of all
PCI interrupts to any interrupt channel.  Two additional interrupt and
DMA channels are provided to allow plug and play and reconfigurability
of on-board peripherals for Windows 95 compliance.

The  VT82C586A also  enhances the  functionality of  the  standard ISA
peripherals.  The  integrated interrupt controller  supports both edge
and level triggered interrupts channel by channel.  The integrated DMA
controller supports type F DMA  in addition to standard ISA DMA modes.
Compliant  with  the  PCI-2.1  specification, the  VT82C586A  supports
delayed transactions so  that slower ISA peripherals do  not block the
traffic  of the  PCI  bus.  Special  circuitry  is built  in to  allow
concurrent operation  without causing dead  lock even in  a PCI-to-PCI
bridge environment The chip also includes four levels (doublewords) of
line  buffers from  the PCI  bus  to the  ISA bus  to further  enhance
overall system performance.

***Versions:...
***Features:...
**VT82C596/A   Mobile PCI Integrated Peripheral Controller   <11/05/97...
**VT82C686A/B  PCI Super-I/O Integrated Peripheral Ctrl.     <02/10/98...
**Later P-Pro/II/III/Celeron...
**Later AMD...
**Other...
*VLSI...
*Western Digital...
*Winbond...
*ZyMOS...
*General Sources:...

(c) Copyright mR_Slugs Warehouse - All rights Reserved