[Home] [This version is outdated, a new version is here]
*Title...
*Search:...
*Read Me/FAQ/General Info...
*_IBM...
*ACC Micro...
*ALD...
*ALi...
*AMD . . . . . . . [no datasheets, some info]...
*Chips & Technologies...
*Contaq . . . . . [no datasheets, some info]...
*Efar Microsystems [no datasheets, some info]...
*ETEQ...
*Faraday...
*Forex . . . . . . [List only, no datasheets found]...
*Intel...
**82497/492 Cache Controller / Cache RAM (for P54 Pentium) <Nov94
***Notes:...
***Info:...
***Configurations:...
***Features:...
**82498/493 Cache Controller / Cache RAM (for P54 Pentium) <Nov94...
**
**Later chipsets (basic spec):
**440 series:...
**450NX (?) 06/29/98:...
**????? (Profusion) c:99...
**800 series...
*Headland/G2...
**HT12/+/A Single 286 AT Chip with EMS support c:Aug90
***Info:
The HT12, an IBM PC/AT compatible chip, supports the 80286 CPU at
clock speeds to 16MHz. This highly integrated chip solution offers
high performance and reliability, with low cost, minimal power
consumption, and low board-space requirements. It differs from the
HT11 by the addition of 4 EMS Registers and an EMS Software Driver.
A fully PC/AT compatible system is implemented with this chip by
adding a CPU/NPU, KBD CNTRL, RTC, BIOS, Memory and a few low cost TTL
devices.
This chip supports 64K, 256K and 1M, x1 and x4, DRAMs in config-
urations up to 4 Meg. A 12.5MHz 0 wait-state system can be imple-
mented using 80ns DRAMs while a 10MHz 0 wait-state system requires
100ns DRAMs. The memory controller also supports the shadow RAM
feature and the Split Memory option. The Split Memory option allows
the System RAM located between 640K and 1M to be remapped above top of
memory.
The HT12 contains CPU and peripheral support functions; including DMA
controllers, a memory mapper, timer/counters, interrupt controllers,
and a bus controller. This chip replaces board address buffers, data
transceivers, memory drivers, parity generators and their support
circuits. This chip is packaged in a 160 pin Flat Pack.
***Configurations:...
***Features:...
**HT18 80386SX Single Chip c:Sep91...
**HT21 386SX/286 Single Chip (20 MHz) c:Aug91...
**HT22 386SX/286 Single Chip (25 MHz) c:Sep91...
**HT25 3-volt Core Logic for 386SX c:Dec92...
**HT35 Single-Chip Peripheral Controller [partial info] ?...
**HTK320 386DX Chip Set c:Sep91...
**HTK340 "Shasta" 486 Chip Set c:Jun92
***Notes:...
***Info:...
***Configurations:...
***Features:
o Support for 486SX/DX/DX2 CPU
o 2 - 184 pin PQFP devices
o Local bus interface
o 16, 20, 25 and 33MHz CPU speeds
o Fully static operation
o Weitek 4167 supported
o System and Video BIOS on single ROM
o Uses 0.7 Micron HCMOS process
ISA Controller
o AT Compatible
o Synchronized 8MHz ISA bus
o Posted backplane memory writes
o 10 or 16 bit l/O mapping
o Integrated 82375, 82593 and 8254 functionality
o Fast gate A20/Fast reset
Write Buffer
o 4 deep on-chip buffer
o Byte gathering
o Out of order operation
o Full or partial write buffer hits
DRAM Controller
o Line burst capability from DRAM to 80486
o 256K/1M/4M/16M DRAMs
o Mixed memory types
o EMS 4.0
o Hidden refresh operation
o 256MB Maximum system memory
o Staggered refresh
o Shadowing in 16KB increments between 640KB and 1MB
o Remapping
o Fast paging
o 2 or 4 way interleaving
**Support Chips:
**HT44 Secondary Cache c:Jun92...
**Other:...
*HMC (Hulon Microelectronics)...
*Logicstar...
*Motorola...
*OPTi...
*PC CHIPS/Amptron/Atrend/ECS/Elpina/etc...
*SIS...
*Symphony...
*TI (Texas Instruments)...
*UMC...
*Unresearched:...
*VIA...
*VLSI...
*Western Digital...
*Winbond...
*ZyMOS...
*General Sources:...
(c) Copyright mR_Slugs Warehouse - All rights Reserved