[Home] [This version is outdated, a new version is here]
*Title...
*Search:...
*Read Me/FAQ/General Info...
*_IBM...
*ACC Micro...
*ALD...
*ALi...
*AMD . . . . . . . [no datasheets, some info]...
*Chips & Technologies...
*Contaq  . . . . . [no datasheets, some info]...
*Efar Microsystems [no datasheets, some info]...
*ETEQ...
*Faraday...
*Forex . . . . . . [List only, no datasheets found]...
*Intel...
**82380       32-bit DMA Controller w/ Integrated Peripherals 02/01/87
***Notes:...
***Info: 
The  82380  is a  multi-function  support  peripheral that  integrates
system  functions necessary  in  an 80386  environment.  It has  eight
channels  of  high performance  32-bit  DMA  with  the most  efficient
transfer rates  possible on the 80386 bus.  System support peripherals
integrated  into the  82380  provide Interrupt  Control, Timers,  Wait
State generation, DRAM Refresh Control, and System Reset logic.

The  82380's  DMA Controller  can  transfer  data  between devices  of
different data  path widths using  a single channel. Each  DMA channel
operates independently  in any of  several modes.  Each channel  has a
temp orary data storage register for handling non-aligned data without
the need for external alignment logic.

The 82380 contains several  independent functional modules.  The foll-
owing  is a brief  discussion of  the components  and features  of the
82380. E$ch module has a  corresponding detailed section later in this
data  sheet.  Those  sections should  be  referred to  for design  and
programming information.

82380 Architecture:

The 82380 is  comprised of several computer system  functions that are
normally found in separate LSI  and VLSI components.  These include: a
high-performance,  eight-channel, 32-bit  Direct  Memory Access  Cont-
roller; a 20-level Programmable Interrupt Controller which is a super-
set of the 82C59A; four  16-bit Programmable Interval Timers which are
functionally  equivalent to  the 82C54  timers; a  DRAM  Refresh Cont-
roller;  a  Programmable  Wait   State  Generator;  and  system  reset
logic. The  interface to the  82380 is optimized  for high-performance
operation with the 80386 microprocessor.

The 82380  operates directly on the  80386 bus. In the  Slave mode, it
monitors the  state of the  processor at all  times and acts  or idles
according  to  the commands  of  the  host.  It monitors  the  address
pipeline statusĀ·. and  generates the programmed number  of wait states
for the device  being accessed. The 82380 also has  logic to reset the
80386 via hardware  or software reset requests  and processor shutdown
status.

After a  system reset, the 82380 is  in the Slave mode.  It appears to
the  system as  an I/O  device. It  becomes a  bus master  when  it is
performing DMA transfers.

To maintain compatibility with existing software, the registers within
the 82380  are accessed as bytes.  If the internal logic  of the 82380
requires a delay  before another access by the  processor, wait states
are  automatically inserted into  the access  cycle.  This  allows the
programmer to  write initialization  routines, etc. without  regard to
hardware recovery times.
***Versions:...
***Features:...
**82380FB/AB  PCIset: 82380FB Mobile PCI-to-PCI Bridge(MPCI2) 02/17/97...
**82384       Clock Generator and Reset Interface                  c86...
**82385       32-bit Cache Controller for 80386               09/29/87...
**82385SX     32-bit Cache Controller for 80386SX             01/25/89...
**82395DX     High Performance Smart Cache                    06/18/90...
**82395SX     Smart Cache                                     12/17/90...
**82396SX     Smart Cache                                     12/17/90...
**82485       Turbo Cache (and 485Turbocache)                      c90...
**82489DX       Advanced Programmable Interrupt Controller    10/12/92...
**82495DX/490DX DX CPU-Cache Chip Set                           <Sep91...
**82495XP/490XP Cache Controller / Cache RAM (for i860)       06/05/91
***Notes:...
***Info:...
***Features:...
**82496/491     Cache Controller / Cache RAM (for P5 Pentium) 03/22/93...
**82497/492   Cache Controller / Cache RAM (for P54 Pentium)    <Nov94...
**82498/493   Cache Controller / Cache RAM (for P54 Pentium)    <Nov94...
**
**Later chipsets (basic spec):
**440 series:...
**450NX  (?)            06/29/98:...
**?????  (Profusion)    c:99...
**800 series...
*Headland/G2...
*HMC (Hulon Microelectronics)...
*Logicstar...
**SL6012  Memory Mapper for PC-AT (74LS612 compatible)          <Jul87
***Info:
The SL6012 Memory  Mapper is intended for use in  PC-AT design. It can
expand an address bus by 4  bits. In PC-AT applications, 4 bits of the
source  address   are  used  to  select   1  of  16,   eight  bit  map
registers. These registers  are normally programmed (through software)
with the  starting address of each  memory page. The  register data is
output directly for  use as the most significant  bits of the expanded
address bus. The 8 bits from the SL6012 are used along with the unused
source address bits to form the expanded address bus.

As shown  in Table 1  [see datasheet], the  SL6012 has three  modes of
operation; read, write and map. Data may be written into, or read from
the Memory  Mapper when  chip select CSN  is low. The  register select
inputs (RS0 through RS3) select one of the sixteen map registers. When
RWN is  low, data is written  into a register from  the data bus. When
RWN is high  data is output from a Memory Mapper  register to the data
bus.

The map mode of operation is selected when chip select CSN is high. In
this mode, the  register data selected by the  map address inputs (MA0
through  MA3)  will be  available  on  the  map outputs  (MO0  through
MO7).  Note that  the map  registers are  addressed by  either  the RS
inputs or  the MA inputs depending  upon the operating  mode. When MEN
(Map Enable) is low the map  outputs (MO0-MO7) are active. When MEN is
high, the map outputs are at high impedance.

***Versions:...
***Features:...
**SL9010  System Controller (80286/80386SX/DX, 16/20/25MHz)     <oct88...
**SL9020  Data Controller                                       <oct88...
**SL9025  Address Controller                                    <oct88...
**SL9090  Universal PC/AT Clock Chip                            <oct88...
**SL9250  Page Mode Memory Controller (16/20MHz 8MB Max)        <oct88...
**SL9350  Page Mode Memory Controller (16/20/25MHz 16MB Max)    <oct88...
**Other:...
*Motorola...
*OPTi...
*PC CHIPS/Amptron/Atrend/ECS/Elpina/etc...
*SIS...
*Symphony...
*TI (Texas Instruments)...
*UMC...
*Unresearched:...
*VIA...
*VLSI...
*Western Digital...
*Winbond...
*ZyMOS...
*General Sources:...

(c) Copyright mR_Slugs Warehouse - All rights Reserved