[Home] [This version is outdated, a new version is here]
*Title...
*Search:...
*Read Me/FAQ/General Info...
*_IBM...
*ACC Micro...
*ALD...
*ALi...
*AMD . . . . . . . [no datasheets, some info]...
*Chips & Technologies...
*Contaq . . . . . [no datasheets, some info]...
*Efar Microsystems [no datasheets, some info]...
*ETEQ...
*Faraday...
*Forex . . . . . . [List only, no datasheets found]...
*Intel...
**????? (Profusion) c:99
Chips:
Memory Access Controller (MAC)
Data Interface Buffer (DIB)
CPUs: 8x P-III Xeon Oct
DRAM Types: SDRAM PC100 2-way Interleave dual channel
Max Mem: 32GB
ECC/Parity: ECC
AGP speed: N/A
Bus Speed: 100
PCI Clock/Bus: 1/3 PCI-66/64
**800 series...
*Headland/G2...
*HMC (Hulon Microelectronics)...
*Logicstar...
*Motorola...
*OPTi...
*PC CHIPS/Amptron/Atrend/ECS/Elpina/etc...
*SIS...
**5581/5582 (Jessie) Pentium PCI/ISA Chipset (75MHz) <04/15/97
***Info:
Nowadays, several PC form factors exist in the PC board market, such
as NLX, LPX, ATX and Baby-AT form factors. Due to the different
placements of the form factor, PC chipsets should be prepared for
different board layouts. As a result, SiS chips based on compatible
logic design provide two series of chipsets, SiS 5581 and SiS 5582, to
assist board designers for their board layouts.
SiS 5581’s pin assignment is based on NLX, and LPX form factor, while
SiS 5582’s is defined on the basis of ATX and Baby-AT form factors. In
the next few chapters, you will read "SiS Chip" which indicates either
SiS 5581 or 5582 chipsets, decided by the placements of form factors
on PC boards of customers. The SiS Chip consists of Host-to-PCI
bridge function, PCI to ISA bridge function, PCI IDE function,
Universal Serial Bus host/hub function, Integrated RTC and Integrated
Keyboard Controller.
SiS Chip supports Enhanced Power Management, including legacy Power
Management Unit and Advanced Configuration and Power Interface
(ACPI). It also supports ATA Synchronous DMA transfer protocol to
improve the IDE performance and Common Architecture for moving ISA
function to PCI to improve system performance.
***Configuration:...
***Features:...
**5591/5592/5595 (David) Pentium PCI A.G.P. Chipset <01/09/98...
**5596/5513 (Genesis) Pentium PCI Chipset <03/26/96...
**5597/5598 (Jedi) Pentium PCI/ISA Chipset <04/15/97...
**530/5595 (Sinbad) Host, PCI, 3D Graphics & Mem. Ctrl.<11/10/98...
**540 (Spartan) Super7 2D/3D Ultra-AGP Single C.S.<11/30/99...
**55x SoC (System-on-chip) <03/14/02...
**
**Support chips:
**85C206 Integrated Peripheral Controller [no datasheet] ?...
**5595 Pentium PCI System I/O <12/24/97...
**950 LPC I/O <07/16/99...
**Other:...
**PII/III/Pro...
**Athlon etc...
*Symphony...
*TI (Texas Instruments)...
*UMC...
*Unresearched:...
*VIA...
*VLSI...
*Western Digital...
**WD76C30x Perip. Ctrl, Interrupt Multiplex, and Clock Gen <11/18/91
***Notes:...
***Info:...
***Versions:...
***Features:
o Two fully programmable and independent serial I/O ports
configurable as PC/AT compatible (WD16C452) or PS/2
compatible (WD16C552)
- Loopback controls for communications link fault isolation for
each ACE
- Line break generation and detection for each ACE
- Complete status reporting capabilities
- Generation and stripping of serial asynchronous data control
bits (start, stop, parity)
- Programmable baud rate generator and MODEM control signals for
each port
- Programmable baud rate generator input clock
- Optional 16 byte FIFO buffers on both transmit and receive of
each port for CPU relief during high speed data transfer
- Programmable FIFO threshold levels of 1 , 4, 8, or 14 bytes on
each port
o Parallel port configurable as a fully Centronics or PS/2
compatible, bidirectional parallel port
o Independently programmable parallel port
o Interrupt multiplexing logic
- Selectable multiplexing logic for connecting PC/AT interrupt
request lines to the WD76C10 single chip AT controller
o Clock generation circuitry
- 80287 coprocessor clock generation
- WD76C10 and floppy controller clock generation
- 8042 keyboard clock generation
o Built-in testability features
o Hardware or software controllable sleep mode
o CMOS implementation for high speed and low power requirements
o Pulse extension on IRQ inputs
o 84-pin PLCC and PQFP packages
**WD7615 Desktop Buffer Manager <04/15/92...
**WD7625 Desktop Buffer Manager <10/01/92...
**WD8120LV Super I/O [no datasheet] ?
**Other Chips:...
*Winbond...
*ZyMOS...
*General Sources:...
(c) Copyright mR_Slugs Warehouse - All rights Reserved