[Home] [This version is outdated, a new version is here]
*Title...
*Search:...
*Read Me/FAQ/General Info...
*_IBM...
*ACC Micro...
*ALD...
*ALi...
*AMD . . . . . . . [no datasheets, some info]...
*Chips & Technologies...
*Contaq  . . . . . [no datasheets, some info]...
*Efar Microsystems [no datasheets, some info]...
*ETEQ...
*Faraday...
*Forex . . . . . . [List only, no datasheets found]...
*Intel...
**?????  (Profusion)    c:99
Chips:         
Memory Access Controller (MAC)  
Data Interface Buffer (DIB)
CPUs:          8x P-III Xeon Oct
DRAM Types:    SDRAM PC100 2-way Interleave dual channel
Max Mem:       32GB
ECC/Parity:    ECC
AGP speed:     N/A
Bus Speed:     100
PCI Clock/Bus: 1/3 PCI-66/64



**800 series...
*Headland/G2...
*HMC (Hulon Microelectronics)...
*Logicstar...
*Motorola...
*OPTi...
*PC CHIPS/Amptron/Atrend/ECS/Elpina/etc...
*SIS...
**5591/5592/5595 (David)   Pentium PCI A.G.P. Chipset        <01/09/98
***Info:
The SiS5591/5592  SiS5595 glueless P5  A.G.P. chipset provides  a high
performance/cost index  Desktop/Mobile solution for  the Intel Pentium
P54C/P55C, AMD K5/K6, and Cyrix M1/M2 A.G.P. system.

The SiS5591/SiS5592  A.G.P./PCI controller integrated  the Host-to-PCI
bridge, the L2 cache  controller, the DRAM controller, the Accelerated
Graphics  Port interface,  and the  PCI IDE  controller. The  L2 cache
controller can  support up to 1  M P.B. SRAM, and  the DRAM controller
can  support EDO/FP/SDRAM memory  up to  768 MB  with optional  ECC or
parity check  function. The  A.G.P. 1.0 compliance  interface supports
both  1X, and  2X speed  mode with  sideband address  capability.  The
built-in fast  PCI IDE  controller supports the  ATA PIO/DMA,  and the
Ultra DMA/33 functionality.

SiS5591  and SiS5592  have some  pin-out switching  to  facilitate the
main-board layout.  SiS5591 pin  assignment is based  on the  ATX form
factor,  and  SiS5592  pin  assignment   is  based  on  the  NLX  form
factor. Beside  the pin-out switching, SiS5591 and  SiS5592 is totally
the same on the internal logic circuit.

The SiS5595 PCI  system I/O integrates the PCI-to-ISA  bridge with the
DDMA,  and  Serial  IRQ  capability,  the ACPI/Legacy  PMU,  the  Data
Acquisition  Interface, the Universal  Serial Bus  host/hub interface,
and the ISA  bus interface which contains the  ISA bus controller, the
DMA controllers,  the interrupt controllers,  and the Timers.  It also
integrates the Keyboard controller, and the Real Time Clock (RTC). The
built-in USB controller,  which is fully compliant to  OHCI (Open Host
Controller  Interface),  provides two  USB  ports  capable of  running
full/low speed USB devices.  The Data Acquisition Interface offers the
ability of monitoring and reporting the environmental condition of the
PC. It could  monitor 4 positive analogue voltage  inputs, 2 Fan speed
inputs, and one temperature input.


***Configurations:...
***Features:...
**5596/5513      (Genesis) Pentium PCI Chipset               <03/26/96...
**5597/5598      (Jedi)    Pentium PCI/ISA Chipset           <04/15/97...
**530/5595       (Sinbad) Host, PCI, 3D Graphics & Mem. Ctrl.<11/10/98...
**540            (Spartan) Super7 2D/3D Ultra-AGP Single C.S.<11/30/99...
**55x            SoC (System-on-chip)                        <03/14/02...
**
**Support chips:
**85C206     Integrated Peripheral Controller [no datasheet]         ?...
**5595       Pentium PCI System I/O                          <12/24/97...
**950        LPC I/O                                         <07/16/99...
**Other:...
**PII/III/Pro...
**Athlon etc...
*Symphony...
*TI (Texas Instruments)...
*UMC...
*Unresearched:...
*VIA...
*VLSI...
*Western Digital...
**WD8110        System controller for 80386DX/486            <11/30/93
***Notes:...
***Info:...
***Configurations:...
***Features:
o   Interfaces with 80486SX, 80486SXLP, 80486DX, 80386SX and 80386DX
    CPU's
o   Operates at up to 33 MHz at 3.3 volts or 5 volts with the 
    80486SX/DX
o   Operates at up to 33 MHz with the 80386SX/DX
o   Supports single and double clock 80486SX/DX and Intel SL Enhanced 
    processors.

DRAM control:
o   Page Mode word interleaved, DRAM controller with support for 80486
    burst mode.
o   Supports 3-2-2-2 clock sequence, 9 CLKs with 16-byte line fill for
    a page hit DRAM read cycle at 33 MHz.
o   Optional 3-1-1-1 clock sequence, 6 CLKs with 16-byte line fill for
    static column mode DRAMs at CPU speeds of 16 MHz and 20 MHz
o   Zero Wait State writes at 16 MHz and 20 MHz to DRAMS for 
    80486SX/DX
o   One Wait State writes to DRAMs for 80386SX/DX
o   One Wait State reads from DRAMs for Page Hit access for 80386SX/DX
o   Supports memory in five DRAM banks for a maximum of 256 Mbytes,
    using 256Kbit, 1 Mbit, 4 Mbit and 16 Mbit DRAMs and special DRAMs 
    such as 512K by 9, 1M by 18 and 2M by 9.
o   Supports major DRAM standards, including Asymmetrical DRAMs Static 
    Column DRAMs and 88-pin DRAM cards.
o   Self-adjusting output drivers minimize output rise/fall time 
    variations and reduce EMI and ground noise.
o   DRAM address multiplexer capable of driving 450 pF with adjustable
    strength drivers.
o   Features CAS before RAS refresh and slow refresh for low power.
o   Supports slow refresh and self refresh DRAMs at 120 us.
o   I/O mapping for board testability
o   32-bit direct interface with internal parity generation and 
    checking with no DRAM data buffers required.

Power Management:
o   Low power 0.9 micron CMOS technology
o   Provides power control with suspend and resume mode operations.
o   3 volt suspend to hard disk and Hibernation.
o   Sleep Mode provides:
    - Stop clock for static CPU for power saving.
    - Processor power down.
o   Provides automatic processor clock switching for 80386.
o   Automatic CPU speedup (AutoFast).
    - Clock Scaling
    - Clock Throttling
o   Supports multiple CPU speeds.
o   Supports System Management Interrupt (SMI) for efficient power 
    management.
o   Provides peripheral and I/O power control with trapping on I/O 
    address ranges for SMI operations.
o   Supports a fully programmable 16-bit decode.
o   Provides System Activity Monitor (SAM) for power management.
o   Stop DMA clock.
o   3.3V low voltage operation with on-chip translators for 5 volt AT 
    bus 
    (split rail operation).
o   3 volt and 5 volt mixed mode.

Chip Set Features:
o   High speed DMA.
o   Three fully programmable chip selects with PMC timers.
o   Built in Immunizer for virus protection.
o   Connects directly to the AT Data Bus SD(15:00).
o   Supports a Video Local Bus Interface (VLBI) for a 32-bit Video 
    Graphic Array (VGA) interface.
o   Bank switched BIOS ROM up to 512 KB.

**
**Support Chips:
**WD76C20x   Floppy, RTC, IDE and Support Logic Device       <11/25/91...
**WD76C30x   Perip. Ctrl, Interrupt Multiplex, and Clock Gen <11/18/91...
**WD7615     Desktop Buffer Manager                          <04/15/92...
**WD7625     Desktop Buffer Manager                          <10/01/92...
**WD8120LV   Super I/O [no datasheet]                                ?
**Other Chips:...
*Winbond...
*ZyMOS...
*General Sources:...

(c) Copyright mR_Slugs Warehouse - All rights Reserved