[Home] [This version is outdated, a new version is here]
*Title...
*Search:...
*Read Me/FAQ/General Info...
*_IBM...
*ACC Micro...
*ALD...
*ALi...
*AMD . . . . . . . [no datasheets, some info]...
*Chips & Technologies...
**CS8221 NEW Enhanced AT (NEAT) (82C211/82C212/82C215/82C206) c86
***Info:...
***Configurations:...
***Features:...
**CS8223 LeAPset [no datasheet] ?
**CS8225 CHIPS/250 PS/2 50/60 [no datasheet, some info] c88...
**CS8227 CHIPSlite (82C235/82C641) ?...
**CS8230 386/AT (82C301/302/303/304/305/306)cFeb87...
**CS8231 TURBO CACHE-BASED 386/AT (82C301/307/303/304/305/306) c86...
**CS8232 CMOS 386/AT (82C301/302/303/304/305/306) c86...
**CS8233 PEAK/386 AT (Cached) (82C311/82C315/82C316) c:Dec90...
**CS8236 386/AT (82C301/2/3/4/5/6/206) c86...
**CS8237 TURBO CACHE-BASED 386/AT (82C301/7/3/4/5/6/206) c86...
**CS8238 CHIPS/280 & 281 (386 MCA)(82C321/322/325/223/226) c:Aug89...
**CS82310 PEAK/DM 386 AT (82C351/82C355/82C356) c91...
**CS8281 NEATsx (386SX) (82C811/812/215/206) c:Dec89...
**CS8283 LeAPset-sx (82C841/82C242/82C636) c:Mar90...
**CS8285 PEAKsx (82C836/82C835) c91...
**CS8288 CHIPSlite-sx (82C836/82C641/82C835) c?...
**CS4000 WinCHIPS (64200/84021/84025) c92...
**CS4021 ISA/486 (84021/84025) c92...
**CS4031 CHIPSet (84031/84035) 5/10/93...
**CS4041/5 CHIPSet (84041/84045) 2/10/95
***Info:
The CS4041 is the first product in the GreenCHIPS CHIPSet product
portfolio of Chips and Technologies, Inc. It provides all of the
system logic for implementing a high performance, Energy Star
compliant 486 PC/AT design, while maintaining an extremely competitive
cost structure. The powerful feature set includes the CHIPS "standard"
system blocks and offers a new level of system integration while
addressing the ever evolving requirements that the market place
demands. It is 100% PC/AT compatible and directly supports the 486DX,
486DX2, 486DX4, 486SX and 486 derivatives that support the CPU write
back cache architecture.
The high performance CHIPSet consists of the F84041 Systems Controller
and F84045 GreenCHIPS IPC. The F84041 System Controller is packaged in
a 208-pin PQFP and integrates the major system logic
functions. Included in the F84041 is the CHIPS patented Page
Interleave DRAM controller, high performance cache controller, VL
local bus controller, ISA bus controller, power management module, a
local bus IDE controller and fully compatible 8042 keyboard controller
with PS/2 mouse support. The companion F84045 is packaged in a 100 pin
PQFP and contains the industry standard Integrated Peripheral
Controller (IPC) which includes the DMA controllers, timers, interrupt
controllers and real time clock.
The enhanced feature set of GreenCHIPS DRAM and cache controllers are
perfect for today's High Performance PC/AT designs. The page
interleave DRAM controller offers high performance as well as extreme
flexibility in supporting 486 memory subsystems. The DRAM controller
supports up to eight banks of memory that can be configured with 256K,
1M, 4M or 16M memory devices. Page interleaving, timing modes, memory
mix options, direct drive support and block by block parity support
can be tuned to meet the most optimum requirements for the system
design. In addition, the high performance secondary cache controller
provides options that can be optimized for performance, cost or
both. The direct mapped cache architecture employs internal
comparators with external TAG and data SRAM that can operate in a
write-through or write-back mode. Cache sizes from 64K to 1M are
supported with flexible single bank or dual bank support that allow
flexible timing mode selection based on CPU speed and SRAM speed.
The "Green" in GreenCHIPS comes from the Power management support
integrated in the CHIPSet. The CS4041 provides the perfect level of
power management support for Energy Star compliant desktops. Included
in the power management section is direct support for SMM operation
and clock switching for the popular 486 derivatives. Two event timers,
programmable I/O pins, I/O restart and programmable event detection
provide a wide range of options for power management selection and
customization.
The CS4041 provides new levels of integration in system logic CHIPSets
by providing a local bus IDE interface and keyboard controller. The
robust local bus IDE interface is decoupled from the AT state machine
and does not use a VL local bus load. The interface is versatile
enough to support up to eight IDE drives allowing each drive to have
unique command settings. The result is the best performance for each
drive type allowing significant performance gains over the standard
ISA interface. This is accomplished without any compromise to the
standard VL local bus.
CPUs Supported
oIntel 486 CPUs
oAMD 486 CPUs
oCyrix 486 CPUs
oIBM 486 CPUs
oL1 (CPU) write back cache fully supported
oSMI support (both Intel and Cyrix)
oClock Frequencies:
25MHz, 33MHz, 40MHz, 50MHz
***Configurations:...
***Features:...
**CB8291 ELEAT [no datasheet] c90...
**CB8295 ELEATsx [no datasheet] c90...
**82C100 IBM PS/2 Model 30/Super XT ?...
**82C110 IBM PS/2 Model 30/Super XT ?...
**82C235 Single Chip AT (SCAT) c89...
**82C836 Single Chip 386sx (SCATsx) <91...
**F8680/A PC/CHIP Single-Chip PC c93...
**
**Support Chips:
**64200 (Wingine) High Performance 'Windows Engine' c:Oct91...
**82C206 Integrated Peripheral Controller c86...
**82C601/A Single Chip Peripheral Controller <08/30/90...
**82C607 Multifunction Controller <Jun88...
**82C710 Universal Peripheral Controller c:Aug90...
**82C711 Universal Peripheral Controller II c:Jan91...
**82C712 Universal Peripheral Controller II c:Jan91...
**82C721 Universal Peripheral Controller III c:May93...
**82C735 I/O Peripheral Controller With Printgine c:Jul93...
**82C835 Single CHIP 386sx AT Cache Controller c:Apr91...
**F87000 Multi-Mode Peripheral Chip 11/23/93...
**Other:...
**Disk:...
**Video:...
*Contaq . . . . . [no datasheets, some info]...
*Efar Microsystems [no datasheets, some info]...
*ETEQ...
*Faraday...
*Forex . . . . . . [List only, no datasheets found]...
*Intel...
**????? (Profusion) c:99
Chips:
Memory Access Controller (MAC)
Data Interface Buffer (DIB)
CPUs: 8x P-III Xeon Oct
DRAM Types: SDRAM PC100 2-way Interleave dual channel
Max Mem: 32GB
ECC/Parity: ECC
AGP speed: N/A
Bus Speed: 100
PCI Clock/Bus: 1/3 PCI-66/64
**800 series...
*Headland/G2...
**HT11 Single 286 AT Chip [no datasheet] <Aug90
***Notes:...
**HT12/+/A Single 286 AT Chip with EMS support c:Aug90...
**HT18 80386SX Single Chip c:Sep91...
**HT21 386SX/286 Single Chip (20 MHz) c:Aug91...
**HT22 386SX/286 Single Chip (25 MHz) c:Sep91...
**HT25 3-volt Core Logic for 386SX c:Dec92...
**HT35 Single-Chip Peripheral Controller [partial info] ?...
**HTK320 386DX Chip Set c:Sep91...
**HTK340 "Shasta" 486 Chip Set c:Jun92...
**Support Chips:
**HT44 Secondary Cache c:Jun92...
**Other:...
*HMC (Hulon Microelectronics)...
*Logicstar...
*Motorola...
*OPTi...
*PC CHIPS/Amptron/Atrend/ECS/Elpina/etc...
*SIS...
*Symphony...
*TI (Texas Instruments)...
*UMC...
*Unresearched:...
*VIA...
*VLSI...
*Western Digital...
*Winbond...
*ZyMOS...
*General Sources:...
(c) Copyright mR_Slugs Warehouse - All rights Reserved