[Home] [This version is outdated, a new version is here]
*Title...
*Search:...
*Read Me/FAQ/General Info...
*_IBM...
*ACC Micro...
*ALD...
*ALi...
*AMD . . . . . . . [no datasheets, some info]...
*Chips & Technologies...
*Contaq . . . . . [no datasheets, some info]...
*Efar Microsystems [no datasheets, some info]...
*ETEQ...
*Faraday...
*Forex . . . . . . [List only, no datasheets found]...
*Intel...
**82495XP/490XP Cache Controller / Cache RAM (for i860) 06/05/91
***Notes:...
***Info:
The Intel 82495XP cache controller and 82490XP cache RAM, when coupled
with a user-implemented memory bus controller, provide a second-level
cache subsystem that eliminates the memory latency and bandwidth
bottleneck for a wide range of multiprocessor systems based on the
i860 XP microprocessor. The CPU interface is optimized to serve the
i860 XP microprocessor with zero wait states at up to 50 MHz. A
secondary cache built from the 82495XP and 82490XP isolates the CPU
from the memory subsystem; the memory can run slower and follow a
different protocol than the i860 XP microprocessor.
***Features:...
**82496/491 Cache Controller / Cache RAM (for P5 Pentium) 03/22/93...
**82497/492 Cache Controller / Cache RAM (for P54 Pentium) <Nov94...
**82498/493 Cache Controller / Cache RAM (for P54 Pentium) <Nov94...
**
**Later chipsets (basic spec):
**440 series:...
**450NX (?) 06/29/98:...
**????? (Profusion) c:99...
**800 series...
*Headland/G2...
*HMC (Hulon Microelectronics)...
*Logicstar...
**SL9250 Page Mode Memory Controller (16/20MHz 8MB Max) <oct88
***Info:...
***Versions:...
***Features:...
**SL9350 Page Mode Memory Controller (16/20/25MHz 16MB Max) <oct88...
**Other:...
*Motorola...
*OPTi...
*PC CHIPS/Amptron/Atrend/ECS/Elpina/etc...
*SIS...
*Symphony...
*TI (Texas Instruments)...
*UMC...
**UM82C480 386/486 PC Chip Set c91
***Info:...
***Configurations:...
***Features:
o 100% IBM PC/AT compatible
o Supports 80386 CPU running at 25/33/40 MHz
o Supports 80486 CPU running at 25/33/40/50 MHz in 1x clock
o Supports Intel 80387 / Weitek 3167 / Weitek 4167 Floating Point
Coprocessors
o Built-in cache controller:
- Direct-mapped organization with write-back operation
- 0 wait state for cache hit
- Flexible cache size: 32/64/128/256/512/1024 KB
- Hidden DRAM refresh to boost system performance
- built-in registers to support three independent non-cacheable
regions
- Support cache line fill as well as 80486 burst mode
- Support Automatic Memory Size Detection
o Sophisticated DRAM controller:
- Supports Fast/Standard page mode
- Supports 4 banks CPU speed DRAM with memory size up to 64MB
- Supports mixable 256Kx9, 1Mx9, 4Mx9 DRAM modules
- Programmable DRAM wait states
- Supports 256KB or 384KB (A to F segments of first 1MB)
relocation to the top of DRAM memory
o Supports sophisticated Shadow RAM for video and system BIOS (C, D,
E, F segments)
o Supports first GATE A20 and fasy CPU RESET to optimize OS/2
operations
o Synchronous AT bus clock with programmable clock (divided by 2, 3,
4, 5, 6)
o Programmable CPU clock (divided by 1, 2, 3, 4)
o Support 256KB/512KB/1MB EPROMs with single or double EPROM BIOS
configuration
**UM82C493/491 ??????????????? [no datasheet] ?...
**UM8498/8496 486 VL Chipset "Super Energy Star Green"[no dsheet]c94...
**UM8881/8886 HB4 PCI Chipset "Super Energy Star Green"[no dsheet]c94...
**UM8890 Pentium chipset [no datasheet] ?...
**
**Support Chips:
**UM82152 Cache Controller (AUStek A38152 clone) <91...
**UM82C852 Multi I/O For XT <91...
**UM82C206 Integrated Peripheral Controller <91...
**UM82c45x Serial/Parallel chips ?...
**Other chips:...
*Unresearched:...
*VIA...
*VLSI...
*Western Digital...
*Winbond...
*ZyMOS...
*General Sources:...
(c) Copyright mR_Slugs Warehouse - All rights Reserved